SwePub
Sök i SwePub databas

  form:Ext_t

Träfflista för sökning "db:Swepub ;pers:(Jantsch Axel);srt2:(2005-2009);pers:(Liu Ming);pers:(Roskoss Johannes)"

form:Search_simp_t: db:Swepub > Jantsch Axel > (2005-2009) > Liu Ming > Roskoss Johannes

  • navigation:Result_t 1-2 navigation:of_t 2
hitlist:Modify_result_t
   
hitlist:Enumeration_thitlist:Reference_thitlist:Reference_picture_thitlist:Find_Mark_t
1.
  • Liu, Ming, et al. (creator_code:aut_t)
  • Trigger algorithm development on FPGA-based Compute Nodes
  • 2009
  • record:In_t: 2009 16th IEEE-NPSS Real Time Conference. - New York : IEEE. - 9781424457960 ; , s. 478-484
  • swepub:Mat_conferencepaper_t (swepub:level_refereed_t)abstract
    • Based on the ATCA computation architecture and Compute Nodes (CN), investigation and implementation work has been being executed for HADES and PANDA trigger algorithms. We present our designs for HADES track reconstruction processing, Cherenkov ring recognition, Time-Of-Flight processing, electromagnetic shower recognition.. and the PANDA straw tube tracking algorithm. They will appear as co-processors in the uniform system design to undertake the detector-specific computing. The algorithm principles will be explained and hardware designs are described in the paper. The current progress reveals the feasibility to implement these algorithms on FPGAs. Also experimental results demonstrate the performance speedup when compared to alternative software solutions, as well as the potential capability of high-speed parallel/pipelined processing in Data Acquisition and Trigger systems.
  •  
2.
  • Wang, Qiang, et al. (creator_code:aut_t)
  • Hardware/Software Co-design of an ATCA-based Computation Platform for Data Acquisition and Triggering
  • 2009
  • record:In_t: 16th IEEE NPSS Real Time Conference. - 9781424457960 ; , s. 485-489
  • swepub:Mat_conferencepaper_t (swepub:level_refereed_t)abstract
    • An ATCA-based computation platform for data acquisition and trigger(TDAQ) applications has been developed for multiple future projects such its PANDA. HADES, and BESIII. Each Compute Node (CN) appears as one (if the fourteen Field Replaceable Units (FRU) in an ATCA shelf, which in total features a high performance of 1890 Clips inter-FPGA on-board channels, 1456 Gbps inter-board backplane connections, 728 Gbps full-duplex optical links, 70 Gbps Ethernet. 140 GBytes DDR2 SDRAM. and all computing resources of 70 Xilinx Virtex-4 FX60 FPGAs. Corresponding to (the system architecture, a hardware/software co-design approach is proposed to ease and accelerate the development for different experiments. In the uniform system design. application-specific computation is to be implemented as customized hardware co-processors, while the embedded PowerPC processor takes charge of flexible slow controls and transmission protocol processing.
  •  
Skapa referenser, mejla, bekava och länka
  • navigation:Result_t 1-2 navigation:of_t 2
swepub:Mat_t
swepub:mat_conferencepaper_t (2)
swepub:Level_t
swepub:level_refereed_t (2)
swepub:Hitlist_author_t
Wang, Qiang (2)
Xu, Hao (2)
Lu, Zhonghai (2)
Lang, Johannes (2)
deldatabas:search_more_t
Li, Lu (2)
Kuehn, Wolfgang (2)
Lange, Soeren (2)
Jin, Dapeng (2)
Liu, Zhen'an (2)
Kopp, Andreas (2)
Muenchow, David (2)
Pechenov, Vladimir (1)
Spataro, Stephano (1)
deldatabas:search_less_t
swepub:Hitlist_uni_t
swepub_uni:kth_t (2)
hitlist:Language_t
language:Eng_t (2)
hitlist:HSV_t
hsv:Cat_2_t (2)
hitlist:Year_t

Kungliga biblioteket hanterar dina personuppgifter i enlighet med EU:s dataskyddsförordning (2018), GDPR. Läs mer om hur det funkar här.
Så här hanterar KB dina uppgifter vid användning av denna tjänst.

 
pil uppåt tools:Close_t

tools:Permalink_label_t