SwePub
Sök i SwePub databas

  Utökad sökning

Träfflista för sökning "db:Swepub ;pers:(Jantsch Axel);pers:(Grange Matt);pers:(Pamunuwa Dinesh)"

Sökning: db:Swepub > Jantsch Axel > Grange Matt > Pamunuwa Dinesh

  • Resultat 1-5 av 5
Sortera/gruppera träfflistan
   
NumreringReferensOmslagsbildHitta
1.
  • Grange, Matt, et al. (författare)
  • Modeling the Computational Efficiency of 2-D and 3-D Silicon Processors for Early-Chip Planning
  • 2011
  • Ingår i: 2011 IEEE/ACM International Conference on Computer-Aided Design (ICCAD). - 978-1-4577-1398-9 - 978-1-4577-1399-6 ; s. 310-317
  • Konferensbidrag (refereegranskat)abstract
    • Hierarchical models from physical to system-level are proposed for architectural exploration of high-performance silicon systems to quantify the performance and cost trade offs for 2-D and 3-D IC implementations. We show that 3-D systems can reduce interconnect delay and energy by up to an order of magnitude over 2-D, with an increase of 20-30% in performance-per-watt for every doubling of stack height. Contrary to previous analysis, the improved energy efficiency is achievable at a favorable cost. The models are packaged as a standalone tool and can provide fast estimation of coarse-grain performance and cost limitations for a variety of processing systems to be used at the early chip-planning phase of the design cycle.
  •  
2.
  • Grange, Matt, et al. (författare)
  • Modeling the Efficiency of Stacked Silicon Systems : Computational, Thermal and Electrical Performance
  • 2011
  • Konferensbidrag (refereegranskat)abstract
    • Technological advances in processor design have typically reliedon scaling feature size and frequency. Recently however, many new design choiceshave emerged partly due to the slowing of scaling:– Many-core architectures arebeginning to replace single-core ICs to circumvent 2-D bottlenecks, The number ofI/Os are on the rise, so the cost of off-chip transactions is becoming heftier. Moreover,3-D Integration may provide further performance benefits without investment in lowertechnology nodes. Understanding these trade-offs can provide guidelines to optimizethe architecture of future systems under performance, thermal and cost constraints.We have constructed a model and tool that assesses computational efficiency underthese criteria.
  •  
3.
  • Grange, Matt, et al. (författare)
  • Optimal Network Architectures for Minimizing Average Distance in k-ary n-dimensional Mesh Networks
  • 2011
  • Ingår i: NOCS 2011: The 5th ACM/IEEE International Symposium on Networks-on-Chip. ; s. 57-64
  • Konferensbidrag (refereegranskat)abstract
    • A general expression for the average distance for meshes of any dimension and radix, including unequal radices in different dimensions, valid for any traffic pattern under zero-load condition is formulated rigorously to allow its calculation without network-level simulations. The average distance expression is solved analytically for uniform random traffic and for a set of local random traffic patterns. Hot spot traffic patterns are also considered and the formula is empirically validated by cycle true simulations for uniform random, local, and hot spot traffic. Moreover, a methodology to attain closed-form solutions for other traffic patterns is detailed. Furthermore, the model is applied to guide design decisions. Specifically, we show that the model can predict the optimal 3-D topology for uniform and local traffic patterns. It can also predict the optimal placement of hot spots in the network. The fidelity of the approach in suggesting the correct design choices even for loaded and congested networks is surprising. For those cases we studied empirically it is 100%.
  •  
4.
  • Grange, Matt, et al. (författare)
  • Physical mapping and performance study of a multi-clock 3-Dimensional Network-on-Chip mesh
  • 2009
  • Ingår i: 2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION. - San Francisco : IEEE conference proceedings. - 978-1-4244-4511-0 ; s. 345-351
  • Konferensbidrag (refereegranskat)abstract
    • The physical performance of a 3-Dimensional Network-on-Chip (NoC) mesh architecture employing through silicon vias (TSV) for vertical connectivity is investigated with a cycle-accurate RTL simulator. The physical latency and area impact of TSVs, switches, and the on-chip interconnect is evaluated to extract the maximum signaling speeds through the switches, horizontal and vertical network links. The relatively low parasitics of TSVs compared to the on-chip 2-D interconnect allow for higher signaling speeds between chip layers. The system-level impact on overall network performance as a result of clocking vertical packets at a higher rate through the TSV interconnect is simulated and reported.
  •  
5.
  • Weldezion, Awet Yemane, et al. (författare)
  • Scalability of Network-on-Chip Communication Architecture for 3-D Meshes
  • 2009
  • Ingår i: 2009 3RD ACM/IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP. - NEW YORK : IEEE. - 978-1-4244-4142-6 ; s. 114-123
  • Konferensbidrag (refereegranskat)abstract
    • Design Constraints imposed by global interconnect delays as well as limitations in integration of disparate technologies make 3-D chip stacks an enticing technology solution for massively integrated electronic systems. The scarcity of vertical interconnects however imposes special constraints on the design of the communication architecture. This article examines the performance and scalability of different communication topologiesfor 3-D Network-on-Chips (NoC) using Through-Silicon-Was (TSV) for inter-die connectivity. Cycle accurate RTL-level simulations are conducted for two communication schemes based on a 7-port switch and a centrally arbitrated vertical bus using different traffic patterns. The scalability of the 3-D NoC is examined under both communication architectures and compared to 2-D NoC structures in terms of throughput and latency in order to quantify the variation of network performance with the number of nodes and derive key design guidelines.
  •  
Skapa referenser, mejla, bekava och länka
  • Resultat 1-5 av 5
Typ av publikation
konferensbidrag (5)
Typ av innehåll
refereegranskat (5)
Författare/redaktör
Weerasekera, Roshan, (5)
Weldezion, Awet Yema ... (2)
Lu, Zhonghai, (2)
visa fler...
Tenhunen, Hannu, (1)
Weldezione, Awet Yem ... (1)
Shippen, D. (1)
visa färre...
Lärosäte
Kungliga Tekniska Högskolan (5)
Språk
Engelska (5)
Ämne (HSV)
Teknik (4)

År

 
pil uppåt Stäng

Kopiera och spara länken för att återkomma till aktuell vy