SwePub
Sök i LIBRIS databas

  Utökad sökning

id:"swepub:oai:DiVA.org:kth-186848"
 

Sökning: id:"swepub:oai:DiVA.org:kth-186848" > Achieving memory ac...

Achieving memory access equalization via round-trip routing latency prediction in 3D many-core NoCs

Chen, X. (författare)
Lu, Zhonghai (författare)
KTH,Elektronik och Inbyggda System
Li, Y. (författare)
visa fler...
Jantsch, A. (författare)
Zhao, Xueqian (författare)
KTH,Elektronik och Inbyggda System
Chen, S. (författare)
Guo, Y. (författare)
Liu, Z. (författare)
Lu, J. (författare)
Wan, J. (författare)
Sun, S. (författare)
Chen, H. (författare)
visa färre...
 (creator_code:org_t)
IEEE, 2015
2015
Engelska.
Ingår i: Proceedings of IEEE Computer Society Annual Symposium on VLSI, ISVLSI. - : IEEE. ; , s. 398-403
  • Konferensbidrag (refereegranskat)
Abstract Ämnesord
Stäng  
  • 3D many-core NoCs are emerging architectures for future high-performance single chips due to its integration of many processor cores and memories by stacking multiple layers. In such architecture, because processor cores and memories reside in different locations (center, corner, edge, etc.), memory accesses behave differently due to their different communication distances, and the performance (latency) gap of different memory accesses becomes larger as the network size is scaled up. This phenomenon may lead to very high latencies suffered from by some memory accesses, thus degrading the system performance. To achieve high performance, it is crucial to reduce the number of memory accesses with very high latencies. However, this should be done with care since shortening the latency of one memory access can worsen the latency of another as a result of shared network resources. Therefore, the goal should focus on narrowing the latency difference of memory accesses. In the paper, we address the goal by proposing to prioritize the memory access packets based on predicting the round-trip routing latencies of memory accesses. The communication distance and the number of the occupied items in the buffers in the remaining routing path are used to predict the round-trip latency of a memory access. The predicted round-trip routing latency is used as the base to arbitrate the memory access packets so that the memory access with potential high latency can be transferred as early and fast as possible, thus equalizing the memory access latencies as much as possible. Experiments with varied network sizes and packet injection rates prove that our approach can achieve the goal of memory access equalization and outperforms the classic round-robin arbitration in terms of maximum latency, average latency, and LSD1. In the experiments, the maximum improvement of the maximum latency, the average latency and the LSD are 80%, 14%, and 45% respectively.

Ämnesord

TEKNIK OCH TEKNOLOGIER  -- Elektroteknik och elektronik -- Datorsystem (hsv//swe)
ENGINEERING AND TECHNOLOGY  -- Electrical Engineering, Electronic Engineering, Information Engineering -- Computer Systems (hsv//eng)

Nyckelord

Computer architecture
Ports (Computers)
Routing
SDRAM
Switches
System-on-chip
Three-dimensional displays
Application specific integrated circuits
Dynamic random access storage
Forecasting
Network architecture
Network-on-chip
Routers
Communication distance
Emerging architectures
Memory access latency
Round-robin arbitration
Three-dimensional display
Memory architecture

Publikations- och innehållstyp

ref (ämneskategori)
kon (ämneskategori)

Till lärosätets databas

Sök utanför SwePub

Kungliga biblioteket hanterar dina personuppgifter i enlighet med EU:s dataskyddsförordning (2018), GDPR. Läs mer om hur det funkar här.
Så här hanterar KB dina uppgifter vid användning av denna tjänst.

 
pil uppåt Stäng

Kopiera och spara länken för att återkomma till aktuell vy