Sökning: id:"swepub:oai:DiVA.org:miun-21103" >
Energy Efficient SR...
Energy Efficient SRAM FPGA based Wireless Vision Sensor Node: SENTIOF‐CAM
-
- Imran, Muhammad (författare)
- Mittuniversitetet,Avdelningen för elektronikkonstruktion
-
- Shahzad, Khurram (författare)
- Mittuniversitetet,Avdelningen för elektronikkonstruktion
-
- Ahmad, Naeem (författare)
- Mittuniversitetet,Avdelningen för elektronikkonstruktion
-
visa fler...
-
- O'Nils, Mattias (författare)
- Mittuniversitetet,Avdelningen för elektronikkonstruktion
-
- Lawal, Najeem (författare)
- Mittuniversitetet,Avdelningen för elektronikkonstruktion
-
- Oelmann, Bengt (författare)
- Mittuniversitetet,Avdelningen för elektronikkonstruktion
-
visa färre...
-
(creator_code:org_t)
- 2014
- 2014
- Engelska.
-
Ingår i: IEEE transactions on circuits and systems for video technology (Print). - 1051-8215 .- 1558-2205. ; 24:12, s. 2132-2143
- Relaterad länk:
-
https://miun.diva-po... (primary) (Raw object)
-
visa fler...
-
https://urn.kb.se/re...
-
https://doi.org/10.1...
-
visa färre...
Abstract
Ämnesord
Stäng
- Many Wireless Vision Sensor Networks (WVSNs) applications are characterized to have a low duty cycling. An individual wireless Vision Senor Node (VSN) in WVSN is required to operate with limited resources i.e., processing, memory and wireless bandwidth on available limited energy. For such resource constrained VSN, this paper presents a low complexity, energy efficient and programmable VSN architecture based on a design matrix which includes partitioning of processing load between the node and a server, a low complexity background subtraction, bi-level video coding and duty cycling. The tasks partitioning and proposed background subtraction reduces the processing energy and design complexity for hardware implemented VSN. The bi-level video coding reduces the communication energy whereas the duty cycling conserves energy for lifetime maximization. The proposed VSN, referred to as SENTIOF-CAM, has been implemented on a customized single board, which includes SRAM FPGA, microcontroller, radio transceiver and a FLASH memory. The energy values are measured for different states and results are compared with existing solutions. The comparison shows that the proposed solution can offer up to 69 times energy reduction. The lifetime based on measured energy values shows that for a sample period of 5 minutes, a 3.2 years lifetime can be achieved with a battery of 37.44 kJ energy. In addition to this, the proposed solution offers generic architecture with smaller design complexity on a hardware reconfigurable platform and offers easy adaptation for a number of applications.
Nyckelord
- Architecture
- image coding
- SRAM field-programmable gate array (FPGA)
- wireless vision sensor networks (WVSNs)
- wireless vision sensor node (VSN
Publikations- och innehållstyp
- ref (ämneskategori)
- art (ämneskategori)
Hitta via bibliotek
Till lärosätets databas