SwePub
Sök i LIBRIS databas

  Utökad sökning

onr:"swepub:oai:DiVA.org:hh-377"
 

Sökning: onr:"swepub:oai:DiVA.org:hh-377" > The REMAP Reconfigu...

The REMAP Reconfigurable Architecture : a Retrospective

Bengtsson, Lars (författare)
Högskolan i Halmstad,Halmstad Embedded and Intelligent Systems Research (EIS),Chalmers University of Technology, Gothenburg, Sweden
Linde, Arne (författare)
Chalmers University of Technology, Gothenburg, Sweden
Nordström, Tomas (författare)
Högskolan i Halmstad,Halmstad Embedded and Intelligent Systems Research (EIS),Telecommunications Research Center Vienna (FTW), Vienna, Austria
visa fler...
Svensson, Bertil (författare)
Högskolan i Halmstad,Centrum för forskning om inbyggda system (CERES)
Taveniku, Mikael (författare)
XCube Communication, Inc., Westford, MA, United States
visa färre...
 (creator_code:org_t)
New York : Springer-Verlag New York, 2006
2006
Engelska.
Ingår i: FPGA Implementations of Neural Networks. - New York : Springer-Verlag New York. - 0387284850 ; , s. 325-360
  • Bokkapitel (refereegranskat)
Abstract Ämnesord
Stäng  
  • The goal of the REMAP project was to gain new knowledge about the design and use of massively parallel computer architectures in embedded real-time systems. In order to support adaptive and learning behavior in such systems, the efficient execution of Artificial Neural Network (ANN) algorithms on regular processor arrays was in focus. The REMAP-β parallel computer built in the project was designed with ANN computations as the main target application area. This chapter gives an overview of the computational requirements found in ANN algorithms in general and motivates the use of regular processor arrays for the efficient execution of such algorithms. REMAP-β was implemented using the FPGA circuits that were available around 1990. The architecture, following the SIMD principle (Single Instruction stream, Multiple Data streams), is described, as well as the mapping of some important and representative ANN algorithms. Implemented in FPGA, the system served as an architecture laboratory. Variations of the architecture are discussed, as well as scalability of fully synchronous SIMD architectures. The design principles of a VLSI-implemented successor of REMAP-β are described, and the paper is concluded with a discussion of how the more powerful FPGA circuits of today could be used in a similar architecture. © 2006 Springer.

Ämnesord

NATURVETENSKAP  -- Data- och informationsvetenskap -- Datavetenskap (hsv//swe)
NATURAL SCIENCES  -- Computer and Information Sciences -- Computer Sciences (hsv//eng)

Nyckelord

Artificial neural networks
parallel architecture
SIMD
field-programmable gate arrays (FPGA)
Computer science
Datavetenskap

Publikations- och innehållstyp

ref (ämneskategori)
kap (ämneskategori)

Hitta via bibliotek

Till lärosätets databas

Sök utanför SwePub

Kungliga biblioteket hanterar dina personuppgifter i enlighet med EU:s dataskyddsförordning (2018), GDPR. Läs mer om hur det funkar här.
Så här hanterar KB dina uppgifter vid användning av denna tjänst.

 
pil uppåt Stäng

Kopiera och spara länken för att återkomma till aktuell vy