SwePub
Sök i LIBRIS databas

  Utökad sökning

onr:"swepub:oai:research.chalmers.se:e63c543b-4f06-4b52-97e6-4746d7ced2a0"
 

Sökning: onr:"swepub:oai:research.chalmers.se:e63c543b-4f06-4b52-97e6-4746d7ced2a0" > Early results from ...

Early results from ERA embedded reconfigurable architectures

Wong, S. (författare)
Technische Universiteit Delft,Delft University of Technology (TU Delft)
Brandon, Anthony (författare)
Technische Universiteit Delft,Delft University of Technology (TU Delft)
Anjam, F. (författare)
Technische Universiteit Delft,Delft University of Technology (TU Delft)
visa fler...
Seedorf, R. (författare)
Technische Universiteit Delft,Delft University of Technology (TU Delft)
Giorgi, R. (författare)
Università degli Studi di Siena,University of Siena
Yu, Z. (författare)
Università degli Studi di Siena,University of Siena
Puzovic, N. (författare)
Università degli Studi di Siena,University of Siena
McKee, Sally A, 1963 (författare)
Chalmers tekniska högskola,Chalmers University of Technology
Själander, Magnus, 1977 (författare)
Chalmers tekniska högskola,Chalmers University of Technology
Carro, L. (författare)
Universidade Federal do Rio Grande do Sul (UFRGS)
Keramidas, G. (författare)
Industrial Systems Institute
visa färre...
 (creator_code:org_t)
ISBN 9781457704345
2011
2011
Engelska.
Ingår i: 9th IEEE International Conference on Industrial Informatics, INDIN 2011, Lisbon, 26-29 July 2011. - 1935-4576. - 9781457704345 ; , s. 816-822
  • Konferensbidrag (refereegranskat)
Abstract Ämnesord
Stäng  
  • The growing complexity and diversity of embedded systems combined with continuing demands for higher performance and lower power consumption place increasing pressure on embedded platforms designers. To address these problems, the Embedded Reconfigurable Architectures project (ERA), investigates innovations in both hardware and tools to create next-generation embedded systems. Leveraging adaptive hardware enables maximum performance for given power budgets. We design our platform via a structured approach that allows integration of reconfigurable computing elements, network fabrics, and memory hierarchy components. Commercially available, off-the-shelf processors are combined with other proprietary and application-specific, dedicated cores. These computing and network elements can adapt their composition, organization, and even instruction-set architectures in an effort to provide the best possible trade-offs in performance and power for the given application(s). Likewise, network elements and topologies and memory hierarchy organization can be selected both statically at design time and dynamically at run-time. Hardware details are exposed to the operating system, run-time system, compiler, and applications. This combination supports fast platform prototyping of high-efficient embedded system designs. Our design philosophy supports the freedom to flexibly tune all these hardware elements, enabling a better choice of power/performance trade-offs than that afforded by the current state of the art.

Ämnesord

NATURVETENSKAP  -- Data- och informationsvetenskap (hsv//swe)
NATURAL SCIENCES  -- Computer and Information Sciences (hsv//eng)

Nyckelord

adaptive embedded platform
VEX VLIW processor
benchmarking

Publikations- och innehållstyp

kon (ämneskategori)
ref (ämneskategori)

Hitta via bibliotek

Till lärosätets databas

Kungliga biblioteket hanterar dina personuppgifter i enlighet med EU:s dataskyddsförordning (2018), GDPR. Läs mer om hur det funkar här.
Så här hanterar KB dina uppgifter vid användning av denna tjänst.

 
pil uppåt Stäng

Kopiera och spara länken för att återkomma till aktuell vy