SwePub
Sök i LIBRIS databas

  Extended search

onr:"swepub:oai:DiVA.org:kth-132219"
 

Search: onr:"swepub:oai:DiVA.org:kth-132219" > Energy-Aware Coarse...

  • 1 of 1
  • Previous record
  • Next record
  •    To hitlist

Energy-Aware Coarse-Grained Reconfigurable Architectures using Dynamically Reconfigurable Isolation Cells

Jafri, Syed. M. A. H. (author)
KTH,Elektroniksystem
Bag, Ozan (author)
KTH,Elektroniksystem
Hemani, Ahmed (author)
KTH,Elektroniksystem
show more...
Farahini, Nasim (author)
KTH,Elektroniksystem
Kolin, Paul (author)
KTH,Elektroniksystem
Plosila, Juha (author)
Tenhunen, Hannu (author)
KTH,Elektroniksystem
show less...
 (creator_code:org_t)
2013
2013
English.
In: Proceedings Of The Fourteenth International Symposium On Quality Electronic Design (ISQED 2013). - 9781467349529 ; , s. 104-111
  • Conference paper (peer-reviewed)
Abstract Subject headings
Close  
  • This paper presents a self adaptive architecture to enhance the energy efficiency of coarse-grained reconfigurable architectures (CGRAs). Today, platforms host multiple applications, with arbitrary inter-application communication and concurrency patterns. Each application itself can have multiple versions (implementations with different degree of parallelism) and the optimal version can only be determined at runtime. For such scenarios, traditional worst case designs and compile time mapping decisions are neither optimal nor desirable. Existing solutions to this problem employ costly dedicated hardware to configure the operating point at runtime (using DVFS). As an alternative to dedicated hardware, we propose exploiting the reconfiguration features of modern CGRAs. Our solution relies on dynamically reconfigurable isolation cells (DRICs) and autonomous parallelism, voltage, and frequency selection algorithm (APVFS). The DRICs reduce the overheads of DVFS circuitry by configuring the existing resources as isolation cells. APVFS ensures high efficiency by dynamically selecting the parallelism, voltage and frequency trio, which consumes minimum power to meet the deadlines on available resources. Simulation results using representative applications (Matrix multiplication, FIR, and FFT) showed up to 23% and 51% reduction in power and energy, respectively, compared to traditional DVFS designs. Synthesis results have confirmed significant reduction in area overheads compared to state of the art DVFS methods.

Keyword

Adaptive architecture
Coarse grained reconfigurable architecture
Dedicated hardware
Degree of parallelism
Frequency selection
Inter-application communications
MAtrix multiplication
Multiple applications

Publication and Content Type

ref (subject category)
kon (subject category)

Find in a library

To the university's database

  • 1 of 1
  • Previous record
  • Next record
  •    To hitlist

Search outside SwePub

Kungliga biblioteket hanterar dina personuppgifter i enlighet med EU:s dataskyddsförordning (2018), GDPR. Läs mer om hur det funkar här.
Så här hanterar KB dina uppgifter vid användning av denna tjänst.

 
pil uppåt Close

Copy and save the link in order to return to this view