SwePub
Sök i LIBRIS databas

  Extended search

onr:"swepub:oai:DiVA.org:kth-240191"
 

Search: onr:"swepub:oai:DiVA.org:kth-240191" > Cache Access Fairne...

  • 1 of 1
  • Previous record
  • Next record
  •    To hitlist

Cache Access Fairness in 3D Mesh-Based NUCA

Wang, Zicong (author)
Natl Univ Def Technol, Coll Comp, Changsha 410073, Hunan, Peoples R China.
Chen, Xiaowen (author)
KTH,Elektronik och inbyggda system,Natl Univ Def Technol, Coll Comp, Changsha 410073, Hunan, Peoples R China
Lu, Zhonghai (author)
KTH,Elektronik och inbyggda system
show more...
Guo, Yang (author)
Natl Univ Def Technol, Coll Comp, Changsha 410073, Hunan, Peoples R China.
show less...
Natl Univ Def Technol, Coll Comp, Changsha 410073, Hunan, Peoples R China Elektronik och inbyggda system (creator_code:org_t)
Institute of Electrical and Electronics Engineers (IEEE), 2018
2018
English.
In: IEEE Access. - : Institute of Electrical and Electronics Engineers (IEEE). - 2169-3536. ; 6, s. 42984-42996
  • Journal article (peer-reviewed)
Abstract Subject headings
Close  
  • Given the increase in cache capacity over the past few decades, cache access effciency has come to play a critical role in determining system performance. To ensure effcient utilization of the cache resources, non-uniform cache architecture (NUCA) has been proposed to allow for a large capacity and a short access latency. With the support of networks-on-chip (NoC), NUCA is often employed to organize the last level cache. However, this method also hurts cache access fairness, which denotes the degree of non-uniformity for cache access latencies. This drop in fairness can result in an increased number of cache accesses with overhigh latency, which leads to a bottleneck in system performance. This paper investigates the cache access fairness in the context of NoC-based 3-D chip architecture, and provides new insights into 3-D architecture design. We propose fair-NUCA (F-NUCA), a co-design scheme intended to optimize cache access fairness. In F-NUCA, we strive to improve fairness by equalizing cache access latencies. To achieve this goal, the memory mapping and the channel width are both redistributed non-uniformly, thereby equalizing the non-contention and contention latencies, respectively. The experimental results reveal that F-NUCA can effectively improve cache access fairness. When F-NUCA is compared with the traditional static NUCA in a simulation with PARSEC benchmarks, the average reductions in average latency and latency standard deviation are 4.64%/9.38% for a 4 x 4 x 2 mesh network, as well as 6.31%/13.51% for a 4 x 4 x 4 mesh network. In addition, a 4.0%/ 6.4% improvement in system throughput can be achieved for the two scales of mesh networks, respectively.

Subject headings

NATURVETENSKAP  -- Data- och informationsvetenskap -- Datavetenskap (hsv//swe)
NATURAL SCIENCES  -- Computer and Information Sciences -- Computer Sciences (hsv//eng)

Keyword

3D chip architecture
cache memory
memory architecture
memory mapping
multiprocessor interconnection networks
networks-on-chip
non-uniform cache architecture

Publication and Content Type

ref (subject category)
art (subject category)

Find in a library

To the university's database

  • 1 of 1
  • Previous record
  • Next record
  •    To hitlist

Find more in SwePub

By the author/editor
Wang, Zicong
Chen, Xiaowen
Lu, Zhonghai
Guo, Yang
About the subject
NATURAL SCIENCES
NATURAL SCIENCES
and Computer and Inf ...
and Computer Science ...
Articles in the publication
IEEE Access
By the university
Royal Institute of Technology

Search outside SwePub

Kungliga biblioteket hanterar dina personuppgifter i enlighet med EU:s dataskyddsförordning (2018), GDPR. Läs mer om hur det funkar här.
Så här hanterar KB dina uppgifter vid användning av denna tjänst.

 
pil uppåt Close

Copy and save the link in order to return to this view