SwePub
Sök i LIBRIS databas

  Extended search

onr:"swepub:oai:DiVA.org:kth-292023"
 

Search: onr:"swepub:oai:DiVA.org:kth-292023" > A template-based fr...

  • 1 of 1
  • Previous record
  • Next record
  •    To hitlist

A template-based framework for exploring coarse-grained reconfigurable architectures

Podobas, Artur (author)
KTH,Beräkningsvetenskap och beräkningsteknik (CST),RIKEN Ctr Computat Sci R CCS, Kobe, Hyogo, Japan.
Sano, Kentaro (author)
RIKEN Ctr Computat Sci R CCS, Kobe, Hyogo, Japan.
Matsuoka, Satoshi (author)
RIKEN Ctr Computat Sci R CCS, Kobe, Hyogo, Japan.;Tokyo Inst Technol, Tokyo, Japan.
 (creator_code:org_t)
Institute of Electrical and Electronics Engineers (IEEE), 2020
2020
English.
In: Proceedings 31st IEEE International Conference on Application-Specific Systems, Architectures and Processors (ASAP). - : Institute of Electrical and Electronics Engineers (IEEE). ; , s. 1-8
  • Conference paper (peer-reviewed)
Abstract Subject headings
Close  
  • Coarse-Grained Reconfigurable Architectures (CGRAs) are being considered as a complementary addition to modern High-Performance Computing (HPC) systems. These reconfigurable devices overcome many of the limitations of the (more popular) FPGA, by providing higher operating frequency, denser compute capacity, and lower power consumption. Today, CGRAs have been used in several embedded applications, including automobile, telecommunication, and mobile systems, but the literature on CGRAs in HPC is sparse and the field full of research opportunities. In this work, we introduce our CGRA simulator infrastructure for use in evaluating future HPC CGRA systems. Our CGRA simulator is built on synthesizable VHDL and is highly parametrizable, including support for connectivity, SIMD, data-type width, and heterogeneity. Unlike other related work, our framework supports co-integration with third-party memory simulators or evaluation of future memory architecture, which is crucial to reason around memory-bound applications. We demonstrate how our framework can be used to explore the performance of multiple different kernels, showing the impact of different configuration and design-space options.

Subject headings

TEKNIK OCH TEKNOLOGIER  -- Elektroteknik och elektronik -- Inbäddad systemteknik (hsv//swe)
ENGINEERING AND TECHNOLOGY  -- Electrical Engineering, Electronic Engineering, Information Engineering -- Embedded Systems (hsv//eng)

Keyword

CGRA
design-space exploration
HPC
Reconfigurable computing
memory simulation

Publication and Content Type

ref (subject category)
kon (subject category)

To the university's database

  • 1 of 1
  • Previous record
  • Next record
  •    To hitlist

Find more in SwePub

By the author/editor
Podobas, Artur
Sano, Kentaro
Matsuoka, Satosh ...
About the subject
ENGINEERING AND TECHNOLOGY
ENGINEERING AND ...
and Electrical Engin ...
and Embedded Systems
Articles in the publication
By the university
Royal Institute of Technology

Search outside SwePub

Kungliga biblioteket hanterar dina personuppgifter i enlighet med EU:s dataskyddsförordning (2018), GDPR. Läs mer om hur det funkar här.
Så här hanterar KB dina uppgifter vid användning av denna tjänst.

 
pil uppåt Close

Copy and save the link in order to return to this view