SwePub
Sök i LIBRIS databas

  Extended search

onr:"swepub:oai:DiVA.org:liu-66219"
 

Search: onr:"swepub:oai:DiVA.org:liu-66219" > Software programmab...

  • 1 of 1
  • Previous record
  • Next record
  •    To hitlist

Software programmable data allocation in multi-bank memory of SIMD processors

Wang, Jian, 1982- (author)
Linköpings universitet,Datorteknik,Tekniska högskolan
Sohl, Joar (author)
Linköpings universitet,Datorteknik,Tekniska högskolan
Kraigher, Olof (author)
Linköpings universitet,Datorteknik,Tekniska högskolan
show more...
Dake, Liu (author)
Linköpings universitet,Datorteknik,Tekniska högskolan
show less...
 (creator_code:org_t)
Washington, DC, USA : IEEE Computer Society, 2010
2010
English.
In: Proceedings of the 2010 13th Euromicro Conference on Digital System Design: Architectures, Methods and Tools. - Washington, DC, USA : IEEE Computer Society. - 9780769541716 ; , s. 28-33
  • Conference paper (peer-reviewed)
Abstract Subject headings
Close  
  • The host-SIMD style heterogeneous multi-processor architecture offers high computing performance and user friendly programmability. It explores both task level parallelism and data level parallelism by the on-chip multiple SIMD coprocessors. For embedded DSP applications with predictable computing feature, this architecture can be further optimized for performance, implementation cost and power consumption. The optimization could be done by improving the SIMD processing efficiency and reducing redundant memory accesses and data shuffle operations. This paper introduces one effective approach by designing a software programmable multi-bank memory system for SIMD processors. Both the hardware architecture and software programming model are described in this paper, with an implementation example of the BLAS syrk routine. The proposed memory system offers high SIMD data access flexibility by using lookup table based address generators, and applying data permutations on both DMA controller interface and SIMD data access. The evaluation results show that the SIMD processor with this memory system can achieve high execution efficiency, with only 10% to 30% overhead. The proposed memory system also saves the implementation cost on SIMD local registers, in our system, each SIMD core has only 8 128-bit vector registers.

Keyword

SIMD processor
multi-bank memory
conflict-free memory access
data allocation
TECHNOLOGY
TEKNIKVETENSKAP

Publication and Content Type

ref (subject category)
kon (subject category)

Find in a library

To the university's database

  • 1 of 1
  • Previous record
  • Next record
  •    To hitlist

Search outside SwePub

Kungliga biblioteket hanterar dina personuppgifter i enlighet med EU:s dataskyddsförordning (2018), GDPR. Läs mer om hur det funkar här.
Så här hanterar KB dina uppgifter vid användning av denna tjänst.

 
pil uppåt Close

Copy and save the link in order to return to this view