SwePub
Sök i LIBRIS databas

  Extended search

onr:"swepub:oai:DiVA.org:mdh-35460"
 

Search: onr:"swepub:oai:DiVA.org:mdh-35460" > Partitioning and An...

  • 1 of 1
  • Previous record
  • Next record
  •    To hitlist

Partitioning and Analysis of the Network-on-Chip on a COTS Many-Core Platform

Becker, Matthias, 1986- (author)
Mälardalens högskola,Inbyggda system
Nicolic, Borislav (author)
Technische Universität Braunschweig, Germany
Dasari, Dakshina (author)
Robert Bosch GmbH, Renningen, Germany
show more...
Åkesson, Benny (author)
CISTER/INESC-TEC, ISEP, Portugal
Nélis, Vincent (author)
CISTER/INESC-TEC, ISEP, Portugal
Behnam, Moris, 1973- (author)
Mälardalens högskola,Inbyggda system
Nolte, Thomas (author)
Mälardalens högskola,Inbyggda system
show less...
 (creator_code:org_t)
2017
2017
English.
In: 23rd IEEE Real-Time and Embedded Technology and Applications Symposium RTAS'17. - 9781509052691 ; , s. 101-112
  • Conference paper (peer-reviewed)
Abstract Subject headings
Close  
  • Many-core processors can provide the computational power required by future complex embedded systems. However, their adoption is not trivial, since several sources of interference on COTS many-core platforms have adverse effects on the resulting performance. One main source of performance degradation is the contention on the Network-on-Chip, which is used for communication among the compute cores via the off- chip memory. Available analysis techniques for the traversal time of messages on the NoC do not consider many of the architectural features found on COTS platforms. In this work, we target a state-of-the-art many-core processor, the Kalray MPPA R . A novel partitioning strategy for reducing the contention on the NoC is proposed. Further, we present an analysis technique dedicated to the proposed partitioning strategy, which considers all architectural features of the COTS NoC. Additionally, it is shown how to configure the parameters for flow-regulation on the NoC, such that the Worst-Case Traversal Time (WCTT) is minimal and buffers never overflow. The benefits of our approach are evaluated based on extensive experiments that show that contention is significantly reduced compared to the unconstrained case, while the proposed analysis outperforms a state-of-the-art analysis for the same platform. An industrial case study shows the tightness of the proposed analysis.

Subject headings

TEKNIK OCH TEKNOLOGIER  -- Elektroteknik och elektronik -- Datorsystem (hsv//swe)
ENGINEERING AND TECHNOLOGY  -- Electrical Engineering, Electronic Engineering, Information Engineering -- Computer Systems (hsv//eng)

Keyword

Many-CoreNetwork-on-ChipPartitioningReal-TimeMemory Access

Publication and Content Type

ref (subject category)
kon (subject category)

Find in a library

To the university's database

  • 1 of 1
  • Previous record
  • Next record
  •    To hitlist

Search outside SwePub

Kungliga biblioteket hanterar dina personuppgifter i enlighet med EU:s dataskyddsförordning (2018), GDPR. Läs mer om hur det funkar här.
Så här hanterar KB dina uppgifter vid användning av denna tjänst.

 
pil uppåt Close

Copy and save the link in order to return to this view