SwePub
Sök i LIBRIS databas

  Utökad sökning

WFRF:(McKee Sally A 1963)
 

Sökning: WFRF:(McKee Sally A 1963) > (2015-2018) > Twin-Load: Bridging...

Twin-Load: Bridging the Gap between Conventional Direct-Attached and Buffer-on-Board Memory Systems

Cui, Z. H. (författare)
Chinese Academy of Sciences
Lu, T. Y. (författare)
Chinese Academy of Sciences
McKee, Sally A, 1963 (författare)
Chalmers tekniska högskola,Chalmers University of Technology
visa fler...
Chen, M. Y. (författare)
Chinese Academy of Sciences
Pan, H. Y. (författare)
Chinese Academy of Sciences
Ruan, Y. (författare)
Chinese Academy of Sciences
visa färre...
 (creator_code:org_t)
ISBN 9781450343053
2016-10-03
2016
Engelska.
Ingår i: Memsys 2016: Proceedings of the International Symposium on Memory Systems. - New York, NY, USA : ACM. - 9781450343053 ; , s. 164-176
  • Konferensbidrag (refereegranskat)
Abstract Ämnesord
Stäng  
  • Conventional systems with direct-attached DRAM struggle to meet growing memory capacity demands: the number of channels is limited by pin count, and the number of modules per channel is limited by signal integrity issues. Recent buffer-on-board (BOB) designs move some memory controller functionality to a separate buff er chip, which lets them support larger capacities (by adding more DRAM or denser, non-volatile components). Nonetheless, lower-cost, lower-latency, direct-attached DRAM still represents a better price-performance solution for many applications. Most processors exclusively implement either the direct-attached or the BOB approach. Combining both technologies within one processor has obvious bene fits, but current memory-interface requirements complicate this straightforward solution. The standard DRAM interface is DDR, which requires data to be returned at a fixed latency. In contrast, the BOB interface supports diverse memory technologies precisely because it allows asynchrony. We propose Twin-Load technology to enable one processor to support both direct-attached and BOB memory. We show how to use Twin-Load to support BOB memory over standard DDR interfaces with minimal processor modifications. We build an asynchronous protocol over the existing, synchronous interface by splitting each memory read into twinned loads. The first acts as a prefetch to the buffer chip, and the second asynchronously fetches the data. We describe three methods for generating twinned loads, each leveraging different layers of the system stack.

Ämnesord

NATURVETENSKAP  -- Data- och informationsvetenskap (hsv//swe)
NATURAL SCIENCES  -- Computer and Information Sciences (hsv//eng)

Nyckelord

phase-change memory
technology
energy-efficient

Publikations- och innehållstyp

kon (ämneskategori)
ref (ämneskategori)

Hitta via bibliotek

Till lärosätets databas

Sök utanför SwePub

Kungliga biblioteket hanterar dina personuppgifter i enlighet med EU:s dataskyddsförordning (2018), GDPR. Läs mer om hur det funkar här.
Så här hanterar KB dina uppgifter vid användning av denna tjänst.

 
pil uppåt Stäng

Kopiera och spara länken för att återkomma till aktuell vy