SwePub
Sök i LIBRIS databas

  Utökad sökning

(WFRF:(SCOLARI F))
 

Sökning: (WFRF:(SCOLARI F)) > FPGA-based design u...

FPGA-based design using the FASTER toolchain: The case of STM spear development board

Spada, F. (författare)
Politecnico di Milano,Polytechnic University of Milan
Scolari, A. (författare)
Politecnico di Milano,Polytechnic University of Milan
Durelli, G.C. (författare)
Politecnico di Milano,Polytechnic University of Milan
visa fler...
Cattaneo, R. (författare)
Politecnico di Milano,Polytechnic University of Milan
Santambrogio, M. D. (författare)
Politecnico di Milano,Polytechnic University of Milan
Sciuto, Donatella (författare)
Politecnico di Milano,Polytechnic University of Milan
Pnevmatikatos, Dionisios N. (författare)
Idryma Technologias kai Erevnas (FORTH),Foundation for Research and Technology Hellas (FORTH)
Gaydadjiev, Georgi, 1964 (författare)
Chalmers tekniska högskola,Chalmers University of Technology
Pell, O. (författare)
Maxeler Technologies Limited
Brokalakis, A. (författare)
Luk, W. (författare)
Imperial College of Science, Technology and Medicine
Stroobandt, D. (författare)
Universiteit Gent,Ghent university
Pau, D. (författare)
STMicroelectronics
visa färre...
 (creator_code:org_t)
ISBN 9781479942930
2014
2014
Engelska.
Ingår i: Proceedings - 2014 IEEE International Symposium on Parallel and Distributed Processing with Applications, ISPA 2014. - 9781479942930 ; , s. 134-141
  • Konferensbidrag (refereegranskat)
Abstract Ämnesord
Stäng  
  • Even though FPGAs are becoming more and more popular as they are used in many different scenarios like communications and HPC, the steep learning curve needed to work with this technology is still the major limiting factor to their full success. Many works proposed to mitigate this problem by creating a companion of tools to support the designer during the development phase for this technology. The EU FASTER Project aims at realizing an integrated toolchain that assists the designer in the steps of the design flow that are necessary to port a given application onto an FPGA device. The novelty of the framework relies in the fact that the partial dynamic reconfiguration, which FPGA devices can exploit, is seen as a first class citizen throughout the whole design flow. This work reports a case study in which the FASTER toolchain has been used to port a raytracer application onto the STM Spear prototyping embedded platform. The paper discusses the steps done for the realization of the prototype and the results obtained on the target device. It finally reports some improvements that can be exploited to improve the performance of the hardware implementation that has been realized.

Ämnesord

NATURVETENSKAP  -- Data- och informationsvetenskap (hsv//swe)
NATURAL SCIENCES  -- Computer and Information Sciences (hsv//eng)

Nyckelord

partial reconfiguration

Publikations- och innehållstyp

kon (ämneskategori)
ref (ämneskategori)

Hitta via bibliotek

Till lärosätets databas

Kungliga biblioteket hanterar dina personuppgifter i enlighet med EU:s dataskyddsförordning (2018), GDPR. Läs mer om hur det funkar här.
Så här hanterar KB dina uppgifter vid användning av denna tjänst.

 
pil uppåt Stäng

Kopiera och spara länken för att återkomma till aktuell vy